# CS & IT ENGINEERING

COMPUTER ORGANIZATION
AND ARCHITECTURE

Pipeline Processing



Lecture No.- 04

## **Recap of Previous Lecture**







Pipeline Hazards



Data Hazard Classification



# **Topics to be Covered**











CPI in Pipeline Topic

Topic

Classical RISC Pipeline

# Topic : CPI Calculation in Pipeline



no. of cycles needed to execute n inst<sup>ns</sup> = k+n-1

 $\frac{1}{n} = \frac{1}{n} = \frac{1}$ 

Avg. instr execution time = CPI \* tp

with hazard:

Assume no of stells due to hazards = x

CPI with hazard = 
$$\frac{k+n-1+x}{n}$$

CPI in ideal conditions with hazard =  $\frac{n+x}{n} = \frac{1+x}{n}$ 

#### [NAT]



#Q. Consider a 5-stage pipeline which is executing a program of 1000 instructions.

Among all instructions 200 instructions cause 2 stall cycles each.

- Calculate CPI of pipeline?
- 2. If pipeline cycle time is 3ns then what is average instruction execution time?
- 3. Calculate CPI of pipeline in ideal conditions?
- 4. If pipeline cycle time is 3ns then what is average instruction execution time in ideal conditions?

1. 
$$CP \pm \frac{5+1000-1+400}{1000} = 1.404$$

3. 
$$CPI_{ideal} = 1 + \frac{400}{1000} = 1.4$$

from prev. auest<sup>n</sup>  $\frac{200}{1000}$  = 0.2 or 20% inst<sup>ns</sup> cause stalls

$$CPT_{ideal} = 1 + \frac{200 *2}{1000} = 1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 = 1.4$$

$$1 + 0.2 *2 =$$

#### [NAT]



- #Q. Consider a 5-stage instruction pipeline, where all stages take equal delay. When an application is executing on this 5-stage pipeline, consider 20% of the instructions incur 3 pipeline stall cycles is.
- 1. Average CPI for pipeline? 1+0.2\*3=1.6
- 2. Average instruction execution time for pipeline?  $1-6*t_p$
- 3. The speedup of pipeline achieved with respect to non-pipeline? (use ideal case because total no of inst<sup>ns</sup> (n) not given)

Sideal = 
$$\frac{tn}{tp}$$
without hazard

assume each stage takes à delay.

tn = sum of all seg. delays = 5x

$$t_p = max(x, x, x, x, x)$$

$$= x$$

Speed up = 
$$\frac{5x}{1.6 \times x} = 3.125$$

#### NAT



Consider a 5-stage instruction pipeline, where stages take delays 5ns, 4ns, #Q. 6ns, 4ns and 5ns respectively. The pipeline is used to execute a program in which 25% instructions cause 4 stalls due to hazard. The average instruction execution time in the pipeline is 12 ns?

$$CPI = 1 + 0.24 * 4 = 2$$
  
 $tp = max(5,4,6,4,5) = 6ns$ 

CPI = 1 + 0.24 \* 4 = 2  $t_p = max(5,4,6,4,5) = 6ns$  are inst<sup>n</sup> execut<sup>n</sup> time = 2 \* 6ns = 12 ns

#### [NAT]



#Q. A CPU has a five-stage pipeline and runs at 1 GHz frequency. Instruction fetch happens in the first stage of the pipeline. A conditional branch instruction computes the target address and evaluates the condition in the third stage of the pipeline. The processor stops fetching new instructions following a conditional branch until the branch outcome is known. A program executes 10<sup>9</sup> instructions out of which 20% are conditional branches. If each instruction takes one cycle to complete on average, the total execution time of the program is \_\_\_\_\_\_\_\_ seconds?

$$K = 5$$
  
clock freq. =  $\frac{1}{16}$ Hz  
cycle time  $(tp) = \frac{1}{16}$ Hz =  $\frac{1}{16}$ ns

stalls due to each branch inst = 3-1=2

CPIang = 1 + 0.2 \* 2 = 1.4

Avg. inst<sup>h</sup> excecut<sup>h</sup> time = 1.4 \* 1ns = 1.4 ns

Prog. execution time = 10° \* 1.4 ns = 1.4 seconds arres) among all inst<sup>ns</sup> 10% cause 2 stalls due to brench hazard

5% — 11- 1 stall each - 11- data -11
10% cause 3-11- 11- structurel-11-

$$CPT = 1 + 0.1*2 + 0.05*1 + 0.1*3$$

$$= 1.55$$

Ques 15% 25 %. data dependent 60%. branch do not cause 10% 90 % 50 % stall 50% no stalls Ceuse no ceuse 3 stalls stell 2 stalls each each

$$CPT = 1 + 0.25 * 0.5 * 2 + 0.15 * 0.1 * 3$$

$$= 1.295$$







#Q. Consider a non-pipelined processor operating at 2.5 GHz. It takes 5 clock cycles to complete an instruction. You are going to make a 5- stage pipeline out of this processor. Overheads associated with pipelining force you to operate the pipelined processor at 2 GHz. In a given program, assume that 30% are memory instructions, 60% are ALU instructions and the rest are branch instructions. 5% of the memory instructions cause stalls of 50 clock cycles each due to cache misses and 50% of the branch instructions cause stalls of 2 cycles each. Assume that there are no stalls associated with the execution of ALU instructions. For this program, the speedup achieved by the pipelined processor over the non-pipelined processor (round off to 2) decimal places) is 2.16.

10 % 60% 30%. branch ALU mem 50 % 2 stalls 50 stalls each each

$$CPT = 1 + 0.3 * 0.05 * 50 + 0.1 * 0.5 * 2$$

$$= 1.85$$

Speed = 
$$\frac{t_n}{CPI * t_p} = \frac{2ns}{1.85 * 0.5ns}$$



- - S
- #Q. An instruction pipeline has five stages where each stage takes 2 nanoseconds, and all instructions use all five stages. Branch instructions are not overlapped, i.e., the instruction after the branch is not fetched till the branch instruction is completed. Under ideal conditions.
- 1. Calculate the average instruction execution time assuming that 20% of all instruction executed are branch instructions. Ignore the fact that some branch instructions may be conditional. 3.6 ns
- 2. If a branch instruction is a conditional branch instruction, the branch need not be taken. If the branch is not taken, the following instructions can be overlapped. When 80% of all branch instructions are conditional branch instructions, and 50% of the conditional branch instructions are such that the branch is taken, calculate the average instruction execution time? 2.36 hs

tp = 2ns stalls due to each branch inst = 5-1=4

2. CPI = 1+0.2 \* 0.2 \* 4 20% 80%. 十0.2 \* 0.8 \* 0.5 \* 4 branch non-branch 1-48 80% A.I. E.T. = 1.48 \* 2 ns 20% anditional unconditional = 2.96 hs 4 stalls 50% 50% do not take bunch take branch 4 stalls



A processor X<sub>1</sub> operating at 2 GHz has a standard 5-stage RISC instruction #Q. pipeline having a base CPI (cycles per instruction) of one without any pipeline hazards. For a given program P that has 30% branch instructions, control hazards incur 2 cycles stall for every branch. A new version of the processor X<sub>2</sub> operating at same clock frequency has an additional branch predictor unit (BPU) that completely eliminates stalls for correctly predicted branches. There is neither any savings nor any additional stalls for wrong predictions. There are no structural hazards and data hazards for  $X_1$  and  $X_2$ . If the BPU has a prediction accuracy of 80%, the speed up (rounded off to two decimal places) obtained by  $X_2$  over  $X_1$  in executing P is

1 cycle time =  $\frac{1}{2} = 0.5 \text{ ns}$ 

1 cycle time = 
$$\frac{1}{2} = 0.5 \text{ ns}$$
  
 $CPI = 1 + 0.3 * 2 = 1.6$   
A.I.E.T. =  $1.6 * 0.5 = 0.8 \text{ ns}$ 

$$\frac{X_2:-}{\text{cycletime}} = \frac{1}{2} = 0.5 \text{ ns}$$

$$CPI$$
 for  $X_2 = 1+0.3*0.2*2$ 

$$= 1.12$$

A. I. E.T. = 1.12 \*0.5 = 0.56 ns

$$=\frac{0.8}{0.56}=1.428=1.43$$
 Ans.



#### **Topic: Classic RISC Pipeline**



- 1 IF \_\_ Instr fetch
- 2. ID Inst<sup>n</sup> decode
- 3. EX Execution in ALU
- 4. MEM memory Access
- 5. WB write back



### **Topic: Classic RISC Pipeline for Computation**

type insths (ALU pendins)

- 1. IF Instr fetch & PC increment
- 2. ID Inst<sup>n</sup> decode & Operand fetch from register read
- 3. EX ALU operation
- 4. MEM Memory Access > not used
- 5. WB wite back result to register & Register write

#### **Topic: Classic RISC Pipeline for Load**

Register - mem



1. IF — Inst<sup>n</sup> fetch & PC increment

2. ID — Decode

3. EX — Nothing

4. MEM — Memory Read

5. WB — write in Reg.

#### **Topic: Classic RISC Pipeline for Store**

Mem - Reg.



- 1. IF Inst<sup>h</sup> fetch & PC increment
- 2. ID \_ Instr decode and register read
- 3. EX Nothing
- 4. MEM Memory write
- 5. WB Nothing



#### **Topic: Classic RISC Pipeline for Branch**



stalls due to 
$$= 2-1 = 1$$
 each branch inst<sup>n</sup>

### Ans=1.88 GATE-2021



#Q. Consider a pipelined processor with 5 stages, Instruction Fetch (IF), Instruction Decode (ID), Execute (EX), Memory Access (MEM), and Write Back (WB). Each stage of the pipeline, except the EX-stage, takes one cycle. Assume that the ID stage merely decodes the instruction and the register read is performed in the EX-stage. The EX-stage takes one cycle for ADD instruction and two cycles for MUL instruction. Ignore pipeline register latencies.

Consider the following sequence of 8 instructions:

ADD, MUL, ADD, MUL, ADD, MUL, ADD, MUL

Assume that every MUL instruction is data-dependent on the ADD instruction just before it and every ADD instruction (except the first ADD) is data-dependent on the MUL instruction just before it. The Speedup is defined as follows:

Speed up =  $\frac{Execution time without operand forwarding}{Execution time with operand forwarding} = \frac{30}{16} = |.875 = |.88$ 

The Speedup achieved in executing the given instruction sequence on the pipelined processor (rounded to 2 decimal places) is \_\_\_\_\_\_.

IF — 1

ID — 1 ADD MUL

EX — 1 2

MEM — 1

US — 1

I stall each

WB — 1

no of cycles w/o hazard = 5+8-1=12
stalls due to structural hazard = 4\*1=4

n=8 instrs k=5 stalls for each data dependency= ws phaseno-

of phase no

=5-3=2

without operand forwarding:

no. of cycles without hazard = 5+8-1=12

stalle due to structural hazard = 4\*1 = 4

11 — Jata — 11 — = 7\*2 = 14

Total = 30



#### 2 mins Summary



Topic

CPI in Pipeline

Topic

Classical RISC Pipeline





# Happy Learning

THANK - YOU